

## Ultra Low Power Embedded SRAM Product Information

# Powermiser

#### **OVERVIEW**

PowerMiser<sup>™</sup> is the ideal single-port synchronous low-power SRAM IP for energy efficient SoC systems in a wide range of market applications.

It reduces dynamic power by up to 50% and static/leakage power by up to 20% compared to foundry and other SRAM solutions. It delivers these savings across the full process, voltage and temperature range.

PowerMiser is available for 28nm, 22nm process node designs and scales down to 16nm and 7nm FinFET

sureCore achieves best-in-class power savings by augmenting standard foundry memory bit cells with its innovative, patented architecture, powerful compiler technology and a set of industry standard sleep modes. Product development includes the implementation and execution of a comprehensive verification and characterization strategy.

#### PowerMiser delivers market leading low power performance



PowerMiser (HVt) 28HPC+ 4Kx32



#### HIGHLIGHTS

- Over 50% dynamic power savings
- Over 20% static power savingsStandard and low leakage
- versions
- Up to 575MHz 28nm high performance

#### TECHNOLOGY

28HPC+, 28FDSOI, 22ULL

#### MARKET APPLICATIONS

- IoT 'fit and forget, low voltage, low standby power
- AI Edge/Augmented Reality large SRAM arrays, low latency, high performance
- Networks extensible, low dynamic power
- Hearables ultra low power

www.sure-core.com enquiries@sure-core.com

#### **PRODUCT FEATURES**

PowerMiser^ $\ensuremath{^{\rm TM}}$  architecture supports a rich power savings and functional feature set:

- Single port, single voltage rail synchronous SRAM
- Hierarchical Bit Line subdividing the array into columns/ rows, banks and local blocks.
- Configurable mux factor sets column length and overall aspect ratio
- Bit Line Voltage control eliminates potential low operating voltages issues
- Enable only required local block word line and bit line drivers
- SVT, HVT, UHVT periphery
- Operating voltage: 0.9V +/-10% in 28nm, 0.8v +/-10% in 22nm
- Retention voltage: 0.55V in 28FDSOI, 0.63V in 28HPC+, 0.6V in 22ULL
- Configurable word length, up to 144 bits
- Configurable 32 or 64 bit lines
- Programmable sleep modes: Light Sleep, Deep Sleep (data retention), Shutdown
- 576Kbit max instance size. Configurable 4Kx144, 8KX72, 16Kx36
- APTG and BIST support
- $\cdot\,$  Supports industry standard EDA design flows



#### **RIGOROUS VERIFICATION**

sureCore's extremely rigorous verification strategy includes silicon validation, high sigma statistical analysis, and identifying and analysing key design parametrics. This supplements a qualification regime that includes an industry-standard 125°C, 1,000-hour High Temperature Operating Life (HTOL) test that, to date, every device has passed! Statistical analysis covers PVT extremes with readability, writability and access disturb margins validated at 60. An extensive Monte Carlo simulation of specific design parameters, validated across the full PVT space, assures robust operation. A thorough physical verification suite including IR drop, EM and crosstalk checks augment this regime.

#### SRAM CHARACTERISATION STRATEGY

sureCore has invested heavily in leading edge tooling to build an extensive and automated SRAM characterization environment that accurately determines all timing arcs across a full range of operating corners. This is key to achieving outstanding EDA model accuracy.

#### **COMPILER SUPPORT**

sureCore's SRAM technology makes scalable memory a priority. It's low power operation techniques do not rely on detailed tuning and are suitable for of many different capacity and word length memories.

sureCore's memory compiler supports capacities ranging from 8Kbit to 576Kbit and provides a tool for the rapid estimation of power, area, and performance, as well as the generation of fully characterised memory instances. sureCore memories easily integrate into typical SoC design flows through compiler generated industry-standard simulation, layout, timing analysis and DFT views.

#### SUMMARY

sureCore's PowerMiser<sup>™</sup> revolutionizes low power SRAM design by delivering dramatically improved dynamic power characteristics coupled with significant static power savings.



### WHEN POWER IS PARAMOUNT

enquiries@sure-core.com sureCore Ltd, Sheffield Technology Park, Cooper Buildings, Arundel Street, Sheffield S1 2NS, UNITED KINGDOM www.sure-core.com